Cookies on this website

We use cookies to ensure that we give you the best experience on our website. If you click 'Accept all cookies' we'll assume that you are happy to receive all cookies and you won't see this message again. If you click 'Reject all non-essential cookies' only necessary cookies providing core functionality such as security, network management, and accessibility will be enabled. Click 'Find out more' for information on how to change your cookie settings.

The paper introduces a new pulse-stream analogue VLSI design which has been optimised for the implementation of multilayer networks. The requirements of fully-trained multilayer perceptrons have been analysed to produce a set of specifications for the hardware design. The pulse-stream circuits described in the paper are driven from a fixed-frequency master clock, and a synaptic multiply-and-add computation is performed with every pulse. Detailed SPICE simulations have been carried out, and preliminary results from a set of test chips are also presented.

More information Original publication

DOI

10.1049/ip-f-2.1992.0061

Type

Conference paper

Publication Date

1992-01-01T00:00:00+00:00

Volume

139

Pages

426 - 430

Total pages

4